

## CS223 – DIGITAL DESIGN HOMEWORK # 1



**Q1.** Given the Boolean function  $F(A, B, C, D) = \sum_{i=0}^{\infty} (0, 2, 3, 6, 7, 8, 9, 10, 12, 13)$ 

- **(b)** Draw a circuit diagram implementing the function **F** using logic gates (the complements of input variables are available).
- (c) Implement the function **F** by using only a 8:1 multiplexer and a 2:1 multiplexer (the complements of input variables are **NOT** available, do not use any other logic gate. Logic levels **1 and 0** are available)
- **Q2.** Simplify the following equations using the theorems of Boolean algebra.

(a) 
$$Y = \overline{\overline{(A+B)}(\overline{\overline{B} \cdot C})} + + C + C$$

(b) 
$$Y = \overline{ABC} + D\overline{B} + C\overline{D} + ABCD + \overline{B}$$

Q3. Write the following Boolean equations in product-of-sums (POS) canonical form.

(a) 
$$Y(A,B,C,D) = \overline{A} \overline{B} + BC + \overline{B} \overline{C} D$$
  $[A+\overline{B}+C+D](A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline{B}+C+D)(A+\overline$ 

(b) 
$$Y(A,B,C) = \overline{A} \overline{B} \overline{C} + A \overline{B} \overline{C} + \overline{A} B \overline{C} + \overline{A} \overline{B} C$$
  $(A+B+\overline{C})(\overline{A}+B+\overline{C})(\overline{A}+\overline{B}+\overline{C})(\overline{A}+\overline{B}+\overline{C})$ 

**Q4.** Simplify the following equation using the Karnaugh map method.

$$Y = BC + AC + A\overline{B} + AB\overline{C}\overline{D}$$

$$B \leftarrow A\overline{B} + A\overline{B}\overline{D}$$



**Q5.** You are given the following circuit and the Boolean function F defined by the truth table.

| Α | В | С | F |                                                  |
|---|---|---|---|--------------------------------------------------|
| 0 | 0 | 0 | 0 | A CD                                             |
| 0 | 0 | 1 | 1 | c                                                |
| 0 | 1 | 0 | 0 | $A \longrightarrow \bigcap$                      |
| 0 | 1 | 1 | 1 |                                                  |
| 1 | 0 | 0 | 0 | $B \longrightarrow A B F$                        |
| 1 | 0 | 1 | 0 | $\overline{c}$ $\overline{A}C_{+AB}\overline{c}$ |
| 1 | 1 | 0 | 1 |                                                  |
| 1 | 1 | 1 | 0 |                                                  |
|   |   |   | ı |                                                  |

Find a **minimal** Boolean equation for the output of the circuit Y(A, B, C, D).

ĀC+CD+ABE

**Q6.** A sequential circuit with two state variables  $S_1$  and  $S_0$  has two inputs X and Y. The boolean equations

for next state logic and output logic functions are given as follows;

$$S_0' = \overline{X} Y + X S_0$$

$$S_1' = \overline{X}S_1 + XS_0$$

$$z = S_0 \oplus S_1$$

- (a) Write the state transition table
- (b) Draw state transition diagram



Q7. A sequential circuit design with input A and output Y is shown in the following diagram.

(a) Write the state transition and output tables with binary encodings.

ত

m

(b) Write the Boolean equations for the next-state and output logic.

| (c) | Sketch the state transition diagram. |
|-----|--------------------------------------|
|     |                                      |





CLK

**S1** 







1/100

1/000

0110



Q8. Design a sequential circuit with input B and three outputs xyz which is used as a counter that counts through the 3-bit prime numbers.

On reset circuit outputs are xyz=010.

If B=0, output will not change, else if B=1 output will change as follows 011, 101, 111, 010, 011, 101, 111, 010, ....



Show the state diagram and state table of FSM, use binary encoding for the states.

**Write** next state equations and output equations, implement the **next state logic**, **sketch** the circuit schematic.

Q9. Design a Finite State Machine (FSM) which has a one-bit input U and three-bit output U. If U = 1, the circuit will count up two-by-two and if U = 0, the circuit will count down one-by-one. The circuit will count up as follows: 0, 2, 4, 6, 0, 2, 4, 6, ... or 1, 3, 5, 7, 1, 3, 5, 7, ... and it will count down as follows: 0, 7, 6, 5, 4, 3, 2, 1, 0, 7, 6, 5, 4, ... On reset, its output will be U00.



- (b) Write the state transition and output tables with binary encodings.
- (c) Write the Boolean equations for the next-state and output logic.
- (d) Sketch the circuit schematic for the FSM.

5/2 = 5.5, 3/4 + 5/5, 0 + 5/5, 0 + 5/5, 0 + 5/5, 0 + 5/5, 0 + 5/5, 0 + 5/5, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6, 0 + 5/6,

Q10. Design a Finite State Machine (FSM) with one input and one output. The circuit should read one-bit data at every rising edge of the clock. According to the data input, the circuit will produce the following output. On reset, its output will be 100.

If the input bit sequence is 11 then the output will be 000. If the input bit sequence is 00 then the output will be 001. If the input bit sequence is 111 then the output will be 010.

If the input bit sequence is **000** then the output will be **011**.

- (b) Write the state transition and output tables with binary encodings.
- (c) Write the Boolean equations for the next-state and output logic.
- (d) Sketch the circuit schematic for the FSM.



1100

00110

N 1010

00/10

1/010